Manufacturing Bangalore, Mumbai, Hyderabad, Chennai.  Architecture Engineer Architecture Engineer 9651 05 Nov 2025 The evolution of L&T into a major engineering and construction organisation is among the more remarkable success stories in Indian industry. It was founded in Mumbai (then Bombay) in 1938 by two Danish engineers, Henning Holck-Larsen and Soren Kristian Toubro.

Auto Tapping

Luminous India

1 - 2 Years    2.5 - 3.5 Lakhs    12th Pass,Any ITI
Rudrapur, Uttarakhand  
Luminous India
16 Jun 2025 JOB ID: 9108

Vocational Trainer Agriculture

Vision India Services Pvt. Ltd.

1 - 3 Years    15000 - 15000 /Month    Diploma,Graduate,Post Graduate
Haridwar, Almora, Nainital, Uttrakhand  
Vision India Services Pvt. Ltd.
08 Oct 2025 JOB ID: 9572

HR Business Partner

Cushman & Wakefield

7 - 10 Years    10 - 15 Lakhs    Post Graduate
Karnataka,  
Cushman & Wakefield
03 Jul 2025 JOB ID: 9186

Naps Trainee

Hindalco Industries

Freshers    12500 - 12500 /Month    ITI
Renukoot,  
Hindalco Industries
12 Jun 2025 JOB ID: 7732

Sales Engineer

intelliSol

1 - 5 Years    4.5 - 10 Lakhs    Diploma,Graduate
Noida, Delhi, Uttar Pradesh  
intelliSol
29 Oct 2025 JOB ID: 9607
 1 2 3 4 5 6 7 8 9 10  »  
Job Description
APPLY FOR POSITION
Company :L&T Construction
Industry :Construction
Job Type :Corporate Job
Contact Person :Shwetha
Email : swetha.c@vispl.net.in
Phone :+91 - 7557222333
Website :www.lnttechservices.com hyp
Address : Larsen & Toubro Limited L&T House, Ballard Estate P. O. Box: 278, Mumbai 400 001 India
Job Description

Job Tittle: Architecture Engineer

Qualification : Diploma in Electronics 

Experience: 5- 20 Years 

Salary: Negotiable (Open)

Location : Bangalore, Mumbai, Hyderabad, Chennai. 

Areas of Responsibilities

  • Lead architecture and design definition for isolated gate driver ICs used with SiC and GaN power switches, optimized for high switching speed, high CMTI, and robustness.
  • Architect complete driver solutions including:
  • High/low side output stages (with Miller clamp, active pull-up/down, configurable source/sink)
  • Isolation interface (capacitive, magnetic, or optical)
  • Integrated protections (UVLO, DESAT, SCP, soft turn-off, active clamp)
  • Diagnostic and telemetry features (SPI/I²C interface, status flags)
  • Define system-level integration strategy for energy platforms, ensuring reliable performance across wide operating voltages, temperatures, and transient conditions.
  • Ensure design meets isolation standards (UL1577, VDE0884, IEC 60747-17) and supports high CMTI (>100 kV/µs) performance.
  • Collaborate with SiC/GaN FET designers, power module architects, and system teams to define drive strength, layout constraints, and thermal performance targets.
  • Guide the team on HV layout practices, creepage/clearance, EMI reduction, and packaging co-design.
  • Drive IP reuse, design scalability, and enable the gate driver IP to be leveraged across energy, automotive, and industrial portfolios.
  • Lead architecture reviews, mentoring, and documentation of system specifications and design decisions.
  • Contribute to long-term roadmap and technology strategy for wide-bandgap driver solutions across all business units

 Technical Skills:

  • Expert in gate driver circuit design for wide-bandgap devices (SiC MOSFETs, GaN HEMTs).
  • Strong understanding of:
  • Level shifters, push-pull buffers, active clamps, and short-circuit protection
  • Isolation technologies and barrier design (capacitive/magnetic/optical)
  • High-side/low-side driver pairing and bootstrap techniques
  • Experience with protection and diagnostics: UVLO, DESAT, OCP, OTP, and integrated fault reporting.
  • Knowledge of high-voltage (>600 V) and high-frequency (>100 kHz–1 MHz) design constraints.
  • Tools: Cadence Virtuoso, Spectre, MATLAB, and simulation tools (e.g., PLECS, ADS, LTspice).
  • System-level co-design experience with SiC/GaN switches, power modules, and packaged solutions.

Strong foundation in EMI/EMC, thermal behavior, and safe operating area (SOA) management